#### General Cache Organization (S, E, B)



# **End-to-end Core i7 Address Translation**



Bryant and O'Hallaron, Computer Systems: A Programmer's Perspective, Third Edition

# **Cute Trick for Speeding Up L1 Access**



#### Observation

- Bits that determine CI identical in virtual and physical address
- Can index into cache while address translation taking place
- Cache carefully sized to make this possible: 64 sets, 64-byte cache blocks
- Means 6 bits for cache index, 6 for cache offset
- That's 12 bits; matches VPO, PPO  $\rightarrow$  One reason pages are 2<sup>12</sup> bits = 4 KB

### **Virtual Address Space of a Linux Process**

